offset (shifted by 2, sigExt)

rd2

rd1

Mux

Mux

zero

result

ALU

ra2

rt

PC

ra1

rs

IR

Register

instr[15:0]

instr[20:16]

instr[25:21]

adr

Exmemory